DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

78Q2133_F Просмотр технического описания (PDF) - Unspecified

Номер в каталоге
Компоненты Описание
производитель
78Q2133_F Datasheet PDF : 42 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
78Q2123/78Q2133 MicroPHY™
10/100BASE-TX Transceiver
MR17: Interrupt Control/Status Register (continued)
BIT
SYMBOL TYPE DEFAULT DESCRIPTION
17.3 LP-ACK_INT RC
0
Link Partner Acknowledge Interrupt: This bit is set high by the
auto-negotiation logic when FLP bursts are received with the
acknowledge bit set.
17.2 LS-CHG_INT RC
0
Link Status Change Interrupt: This bit is set when the link
transitions from an OK status to a FAIL status.
17.1 RFAULT_INT RC
0
Remote Fault Interrupt: This bit is set when a remote fault
condition has been indicated by the link partner.
17.0
ANEG-
RC
COMP_INT
0
Auto-Negotiation Complete Interrupt: This bit is set by the auto-
negotiation logic upon successful completion of auto-negotiation.
MR18: Diagnostic Register
BIT
18.15:13
18.12
18.11
18.10
18.9
18.8
18.7:0
SYMBOL
RSVD
ANEGF
DPLX
RATE
RXSD
RX_LOCK
RSVD
TYPE
R
RC
DEFAULT
0
0
DESCRIPTION
Reserved
Auto-Negotiation Fail Indication: This bit is set when auto-
negotiation completes and no common technology was found. It
remains set until read.
R
0
Duplex Indication: This bit indicates the result of the auto-
negotiation for duplex arbitration as follows:
0 : Half-duplex was the highest common denominator
1 : Full-duplex was the highest common denominator
R
0
Rate Indication: This bit indicates the result of the auto-negotiation
for data rate arbitration as follows:
0 : 10Base-T was the highest common denominator
1 : 100Base-TX was the highest common denominator
R
0
Receiver Signal Detect Indication: In 10Base-T mode, this bit
indicates that Manchester data has been detected. In 100Base-TX
mode, it indicates that the receive signal activity has been detected
(but not necessarily locked on to).
R
0
Receive PLL Lock Indication: Indicates that the Receive PLL has
locked onto the receive signal for the selected speed of operation
(10Base-T or 100Base-TX).
R
00h Reserved: Must set to ‘00h’.
Page: 19 of 42
© 2009 Teridian Semiconductor Corporation
Rev 1.5

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]