DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

78Q2133_F Просмотр технического описания (PDF) - Unspecified

Номер в каталоге
Компоненты Описание
производитель
78Q2133_F Datasheet PDF : 42 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
78Q2123/78Q2133 MicroPHY™
10/100BASE-TX Transceiver
MR16: Vendor Specific Register
BIT SYMBOL
16.15 RPTR
16.14 INPOL
16.13
16.12
RSVD
TXHIM
16.11 SQEI
16.10 NL10
16.9 RSVD
16.8 RSVD
16.7 RSVD
16.6 RSVD
16.5 APOL
16.4 RVSPOL
16.3:2 RSVD
TYPE
R/W
R/W
R
R/W
R/W
R/W
R
R
R
R
R/W
R/W
R/W
DEFAULT
(0)
DESCRIPTION
Repeater Mode: When set, the 78Q2123/78Q2133 are put into
Repeater mode of operation. In this mode, full duplex is prohibited,
CRS responds to receive activity only and, in 10Base-T mode, the SQE
test function is disabled.
0
When this bit is ‘0’, the INTR pin is forced low to signal an interrupt.
Setting this bit to ‘1’ causes the INTR pin to be forced high to signal an
interrupt.
0
Reserved
0
Transmitter High-Impedance Mode: When set, the TXOP/TXON
transmit pins and the TX_CLK pin are put into a high-impedance state.
The receive circuitry remains fully functional.
0
SQE Test Inhibit: Setting this bit to ‘1’ disables 10Base-T SQE testing.
By default, this bit is ‘0’ and the SQE test is performed by generating a
COL pulse following the completion of a packet transmission.
0
10Base-T Natural Loopback: Setting this bit to ‘1’ causes transmit data
received on the TXD0-3 pins to be automatically looped back to the
RXD0-3 pins when 10Base-T mode is enabled.
0
Reserved
1
Reserved
0
Reserved
1
Reserved
0
Auto Polarity: During auto-negotiation and 10BASE-T mode, the
78Q2123/78Q2133 are able to automatically invert the received signal
due to a wrong polarity connection. It does so by detecting the polarity
of the link pulses. Setting this bit to ‘1’ disables this feature.
0
Reverse Polarity: The reverse polarity is detected either through 8
inverted 10Base-T link pulses (NLP) or through one burst of inverted
clock pulses in the auto-negotiation link pulses (FLP). When the
reverse polarity is detected and if the Auto Polarity feature is enabled,
the 78Q2123/78Q2133 will invert the receive data input and set this bit
to ‘1’. If Auto Polarity is disabled, then this bit is writeable. Writing a ‘1’
to this bit forces the polarity of the receive signal to be reversed.
0h
Reserved: Must set to ‘00’.
Page: 17 of 42
© 2009 Teridian Semiconductor Corporation
Rev 1.5

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]