DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

M25P16-VMN3 Просмотр технического описания (PDF) - Micron Technology

Номер в каталоге
Компоненты Описание
производитель
M25P16-VMN3
Micron
Micron Technology Micron
M25P16-VMN3 Datasheet PDF : 62 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
Micron M25P16 Serial Flash Embedded Memory
Operating Features
Status Register
The status register contains a number of status and control bits that can be read or set
(as appropriate) by specific commands. For a detailed description of the status register
bits, see READ STATUS REGISTER (page 25).
Data Protection by Protocol
Non-volatile memory is used in environments that can include excessive noise. The fol-
lowing capabilities help protect data in these noisy environments.
Power on reset and an internal timer (tPUW) can provide protection against inadvertent
changes while the power supply is outside the operating specification.
PROGRAM, ERASE, and WRITE STATUS REGISTER commands are checked before they
are accepted for execution to ensure they consist of a number of clock pulses that is a
multiple of eight.
All commands that modify data must be preceded by a WRITE ENABLE command to set
the write enable latch (WEL) bit.
In addition to the low power consumption feature, the DEEP POWER-DOWN mode of-
fers extra software protection since all PROGRAM, and ERASE commands are ignored
when the device is in this mode.
Software Data Protection
Memory can be configured as read-only using the block protect bits (BP2, BP1, BP0) as
shown in the Protected Area Sizes table.
Hardware Data Protection
Hardware data protection is implemented using the write protect signal applied on the
W# pin. This freezes the status register in a read-only mode. In this mode, the block pro-
tect (BP) bits and the status register write disable bit (SRWD) are protected.
Table 3: Protected Area Sizes
Status Register Content
BP Bit 1
BP Bit 0
0
0
0
1
1
0
1
1
Protected Area
none
Upper 4th (sector 3)
Upper half (sectors 2 and 3)
All sectors (sectors 0 to 3)
Memory Content
Unprotected Area
All sectors (sectors 0 to 3)
Lower 3/4ths (sectors 0 to 2)
Lower half (sectors 0 and 1)
none
Note: 1. 0 0 = unprotected area (sectors): The device is ready to accept a BULK ERASE command
only if all block protect bits (BP1, BP0) are 0.
Table 4: Protected Area Sizes
Status Register Content
BP Bit 2
BP Bit 1
BP Bit 0
0
0
0
none
Protected Area
Memory Content
Unprotected Area
All sectors (sectors 0 to 7)
PDF: 09005aef8456656c
m25p16.pdf - Rev. J 1/18 EN
13
Micron Technology, Inc. reserves the right to change products or specifications without notice.
© 2011 Micron Technology, Inc. All rights reserved.

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]