DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

UPD6461GS Просмотр технического описания (PDF) - NEC => Renesas Technology

Номер в каталоге
Компоненты Описание
производитель
UPD6461GS Datasheet PDF : 60 Pages
First Prev 21 22 23 24 25 26 27 28 29 30 Next Last
µPD6461, 6462
• Control bits for the horizontal display start position
These bits are used to specify the horizontal display start position (timing) as one of 32 steps in units of 12 dots
(12/fOSC (MHz)). Settable positions are based on the rising edge of the horizontal synchronizing signal input to the
Hsync pin. The 32 positions are calculated by adding 12 dots, one to 32 times, to the position equivalent to 16 clock
pulses (16/fOSC (MHz)) from the rising edge (fOSC (MHz): LC oscillation frequency or external input clock frequency).
• Control bits for the vertical display start position
These bits are used to specify the vertical display start position as one of 32 steps in units of three lines (or 32
steps in units of nine lines when specified with a mask option). The minimum settable position is three lines from a
rising edge of the vertical synchronizing signal input to the Vsync pin.
Horizontal synchronizing signal (Hsync)
A
B
Display area of 12 rows x 24 columns
Vertical synchronizing signal (Vsync)
A : 3H×(24V4+23V3+22V2+21V1+20V0)+1H
9H when units of nine lines are selected by specifying a mask option
B
:
12

×(24H4+23H3+22H2+21H1+20H0+1)
+
4

fOSC(MHz)
fOSC(MHz)
fOSC : LC oscillation frequency or external input clock frequency H : Line
29

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]