DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MPC106 Просмотр технического описания (PDF) - Motorola => Freescale

Номер в каталоге
Компоненты Описание
производитель
MPC106
Motorola
Motorola => Freescale Motorola
MPC106 Datasheet PDF : 28 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Overview
In this document, the term ‘60x’ is used to denote a 32-bit microprocessor from the PowerPC architecture
family that conforms to the bus interface of the PowerPC 601™, PowerPC 603™, or PowerPC 604™
microprocessors. Note that this does not include the PowerPC 602™ microprocessor which has a
multiplexed address/data bus. 60x processors implement the PowerPC architecture as it is specified for
32-bit addressing, which provides 32-bit effective (logical) addresses, integer data types of 8, 16, and 32
bits, and floating-point data types of 32 and 64 bits (single-precision and double-precision).
To locate any published errata or updates for this document, refer to the website at
http://www.mot.com/SPS/PowerPC/.
1.1 Overview
The MPC106 provides an integrated high-bandwidth, high-performance, TTL-compatible interface
between a 60x processor, a secondary (L2) cache or additional (up to four total) 60x processors, the PCI
bus, and main memory. This section provides a block diagram showing the major functional units of the
106 and describes briefly how those units interact.
Figure 1 shows the major functional units within the 106. Note that this is a conceptual block diagram
intended to show the basic features rather than how these features are physically implemented on the
device.
Memory
Memory
Interface
L2 Cache
Interface
L2
Power Management
60x Processor
Interface
60x Bus
Error/Interrupt
Control
Target
Master
PCI Interface
Configuration
Registers
PCI Bus
Figure 1. Block Diagram
2
MPC106 PCI Bridge/Memory Controller Hardware Specifications

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]