DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C1061DV33-10BVJXI Просмотр технического описания (PDF) - Cypress Semiconductor

Номер в каталоге
Компоненты Описание
производитель
CY7C1061DV33-10BVJXI
Cypress
Cypress Semiconductor Cypress
CY7C1061DV33-10BVJXI Datasheet PDF : 18 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7C1061DV33
AC Switching Characteristics
Over the Operating Range
Parameter [8]
Description
Read Cycle
tpower
VCC(typical) to the first access [9]
tRC
Read cycle time
tAA
Address to data valid
tOHA
Data hold from address change
tACE
CE1 LOW/CE2 HIGH to data valid
tDOE
tLZOE
tHZOE
tLZCE
tHZCE
tPU
tPD
OE LOW to data valid
OE LOW to low Z [10]
OE HIGH to high Z [10]
CE1 LOW/CE2 HIGH to low Z [10]
CE1 HIGH/CE2 LOW to high Z [10]
CE1 LOW/CE2 HIGH to power-up [11]
CE1 HIGH/CE2 LOW to power-down [11]
tDBE
Byte enable to data valid
tLZBE
Byte enable to low Z
tHZBE
Byte disable to high Z
Write Cycle [12, 13]
tWC
tSCE
tAW
tHA
tSA
tPWE
tSD
tHD
tLZWE
tHZWE
tBW
Write cycle time
CE1 LOW/CE2 HIGH to write end
Address setup to write end
Address hold from write end
Address setup to write start
WE pulse width
Data setup to write end
Data hold from write end
WE HIGH to low Z [10]
WE LOW to high Z [10]
Byte Enable to End of Write
-10
Unit
Min
Max
100
s
10
ns
10
ns
3
ns
10
ns
5
ns
1
ns
5
ns
3
ns
5
ns
0
ns
10
ns
5
ns
1
ns
5
ns
10
ns
7
ns
7
ns
0
ns
0
ns
7
ns
5.5
ns
0
ns
3
ns
5
ns
7
ns
Notes
8. Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V. Test conditions for the read cycle use
output loading shown in part (a) of Figure 5 on page 6, unless specified otherwise.
9. tPOWER gives the minimum amount of time that the power supply is at typical VCC values until the first memory access is performed.
10. tvHoZltOaEg,et.HZCE, tHZWE, tHZBE, tLZOE, tLZCE, tLZWE, and tLZBE are specified with a load capacitance of 5 pF as in (b) of Figure 5 on page 6. Transition is measured 200 mV from steady state
11. These parameters are guaranteed by design and are not tested.
12.
The internal write
to initiate a write,
atimndetohfethtreanmseitmioonroyfisandyefoinfethdebsyetshiegnoavlesrlcaapnotfeWrmEin, aCtEe.1
T=hVeILin, pauntddCaEta2
s=eVtuIHp.aCnhdiphoelndatbimleisngmsuhsot ubledabcetivreefearnednWceEd
and byte enables must be LOW
to the edge of the signal that
terminates the write.
13. The minimum write cycle time for Write Cycle No. 2 (WE controlled, OE LOW) is the sum of tHZWE and tSD.
Document Number: 38-05476 Rev. *H
Page 7 of 17
[+] Feedback

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]