DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MTL007 Просмотр технического описания (PDF) - Myson Century Inc

Номер в каталоге
Компоненты Описание
производитель
MTL007
Myson
Myson Century Inc Myson
MTL007 Datasheet PDF : 65 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
MTL007
ON-CHIP PLL
General Description
The MTL007 needs two clock sources to drive synchronous circuits on chip. These clocks are generated from
the internal Phase Lock Loop (PLL) circuits with reference to the oscillator clock which is applied to pin XI and
XO by an external quartz crystal at 14.31818 MHz. The first one is the same as to the oscillator clock at
frequency (14.31818 MHz) to detect and measure graphic vertical and horizontal SYNC Frequency, Polarity as
well as Presence. The second is the display clock for display controller on chip and output signals to LCD panel.
i) Reference Clock
It is the counting basis of counter values in SYNC Processor such as VS and HS period count registers; that is,
the read back values from these registers must multiply the period of this clock to estimate VS and HS
frequency. Incorporating with polarity and frequency information of VS and HS, it can show the input graphic
image mode and pixel clock frequency.
ii) Display Clock
This clock is the synchronous clock for LCD panel. According to the LCD panel resolution of applications, the
display clock range is from 50 MHz to 200 MHz by means of choosing a set of appropriate values for M, N as
well as R. The formula to calculate the desired frequency of display clock is as follows:
fmclk = fosc(M+1)/(N+1)1/R
Where fmclk : the desired display clock
fosc : oscillator clock with 14.31818 MHz
M
: post-divider ratio
N
: pre-divider ratio
R
: optional divider ratio
page 17 of 65

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]