DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

DAC8248FS Просмотр технического описания (PDF) - Analog Devices

Номер в каталоге
Компоненты Описание
производитель
DAC8248FS Datasheet PDF : 16 Pages
First Prev 11 12 13 14 15 16
DAC8248
AUTOMATIC DATA TRANSFER MODE
Data may be transferred automatically from the input register to
the DAC register. The first cycle loads the first data byte into
the input register; the second cycle loads the second data byte
and simultaneously transfers the full 12-bit data word to the
DAC register. It takes four cycles to load and transfer two com-
plete digital words for both DAC’s, see Figure 4 (Four Cycle
Update Timing Diagram) and the Mode Selection Table.
STROBED DATA TRANSFER MODE
Strobed data transfer allows the full 12-bit digital word to be
loaded into the input registers and transferred to the DAC regis-
ters at a later time. This transfer mode requires five cycles: four
to load two new data words into both DACs, and the fifth to
transfer all data into the DAC registers. See Figure 5 (Five Cycle
Update Timing Diagram) and the Mode Selection Table.
Strobed data transfer separating data loading and transfer op-
erations serves two functions: the DAC output updating may be
more precisely controlled, and multiple DACs in a multiple
DAC system can be updated simultaneously.
RESET
The DAC8248 comes with a RESET pin that is useful in system
calibration cycles and/or during system power-up. All registers
are reset to zero when RESET is low, and latched at zero on the
rising edge of the RESET signal when WRITE is high.
INTERFACE CONTROL LOGIC
The DAC8248’s control logic is shown in Figure 6. This cir-
cuitry interfaces with the system bus and controls the DAC
functions.
Figure 6. Input Control Logic
MODE SELECTION TABLE
DIGITAL INPUTS
DAC A/B WR LSB/MSB RESET
LDAC
REGISTER STATUS
DAC A
DAC B
Input Register
DAC
Input Register
LSB
MSB Register LSB
MSB
L
L
L
H
H
WR
LAT
LAT
LAT
LAT
L
L
L
H
L
WR
LAT
WR
LAT
LAT
L
L
H
H
H
LAT
WR
LAT
LAT
LAT
L
L
H
H
L
LAT
WR
WR
LAT
LAT
H
L
L
H
H
LAT
LAT
LAT
WR
LAT
H
L
L
H
L
LAT
LAT
WR
WR
LAT
H
L
H
H
H
LAT
LAT
LAT
LAT
WR
H
L
H
H
L
LAT
LAT
WR
LAT
WR
X
H
X
H
H
LAT
LAT
LAT
LAT
LAT
X
H
X
H
L
LAT
LAT
WR
LAT
LAT
X
X
X
L
X
ALL REGISTERS ARE RESET TO ZEROS
X
H
X
g
X
ZEROS ARE LATCHED IN ALL REGISTERS
L = Low, H = High, X = Don’t Care, WR = Registers Being Loaded, LAT = Registers Latched.
DAC
Register
LAT
WR
LAT
WR
LAT
WR
LAT
WR
LAT
WR
REV. B
–11–

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]