DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MT90823AP Просмотр технического описания (PDF) - Mitel Networks

Номер в каталоге
Компоненты Описание
производитель
MT90823AP
Mitel
Mitel Networks Mitel
MT90823AP Datasheet PDF : 34 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CMOS MT90823
Pin Description (continued)
Pin #
84 100 100
PLCC MQFP LQFP
36
9
6
37
10
7
120
BGA
M4
N4
38
11
8
M5
39
12
9
N5
40
13
10
M6
41 - 14-21 11 -
48
18
N6,M7,N7,N8,
M8,N9,M9,N10
49
22
19
N11
50
23
20
M10
Name
Description
TCK
Test Clock (5V Tolerant Input): Provides the clock to
the JTAG test logic.
TRST
Test Reset (3.3V Input with internal pull-up):
Asynchronously initializes the JTAG TAP controller by
putting it in the Test-Logic-Reset state. This pin should
be pulsed low on power-up, or held low, to ensure that
the MT90823 is in the normal functional mode.
IC Internal Connection (3.3V Input with internal
pull-down): Connect to VSS for normal operation. This
pin must be low for the MT90823 to function normally
and to comply with IEEE 1149 (JTAG) boundary scan
requirements.
RESET
Device Reset (5V Tolerant Input): This input (active
LOW) puts the MT90823 in its reset state to clear the
device internal counters, registers and bring STo0 - 15
and microport data outputs to a high impedance state.
The time constant for a power up reset circuit must be a
minimum of five times the rise time of the power supply.
In normal operation, the RESET pin must be held low
for a minimum of 100nsec to reset the device.
WFPS
Wide Frame Pulse Select (5V Tolerant Input): When
1, enables the wide frame pulse (WFP) Frame
Alignment interface. When 0, the device operates in
ST-BUS/GCI mode.
A0 - A7
Address 0 - 7 (5V Tolerant Input): When
non-multiplexed CPU bus operation is selected, these
lines provide the A0 - A7 address lines to the internal
memories.
DS/RD
Data Strobe / Read (5V Tolerant Input): For Motorola
multiplexed bus operation, this input is DS. This active
high DS input works in conjunction with CS to enable
the read and write operations.
For Motorola non-multiplexed CPU bus operation, this
input is DS. This active low input works in conjunction
with CS to enable the read and write operations.
For multiplexed bus operation, this input is RD. This
active low input sets the data bus lines (AD0-AD7,
D8-D15) as outputs.
R/W / WR Read/Write / Write (5V Tolerant Input): In the cases
of Motorola non-multiplexed and multiplexed bus
operations, this input is R/W. This input controls the
direction of the data bus lines (AD0 - AD7, D8-D15)
during a microprocessor access.
For multiplexed bus operation, this input is WR. This
active low input is used with RD to control the data bus
(AD0 - 7) lines as inputs.
5

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]