DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

MC80C86 Просмотр технического описания (PDF) - Intel

Номер в каталоге
Компоненты Описание
производитель
MC80C86 Datasheet PDF : 19 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
M80C86 M80C86-2
Symbol
LOCK
QS1 QS0
Pin No
29
24 25
Table 1 Pin Description (Continued)
Type
Name and Function
If the local bus is idle when the request is made the two possible
events will follow
1 Local bus will be released during the next clock
2 A memory cycle will start within 3 clocks Now the four rules for a
currently active memory cycle apply with condition number 1 already
satisfied
O LOCK output indicates that other system bus masters are not to gain
control of the system bus while LOCK is active LOW The LOCK
signal is activated by the ‘‘LOCK’’ prefix instruction and remains
active until the completion of the next instruction This signal is active
LOW and floats to 3-state OFF(1) in ‘‘hold acknowledge ’’
O QUEUE STATUS The queue status is valid during the CLK cycle
after which the queue operation is performed
QS1 and QS0 provide status to allow external tracking of the internal
M80C86 instruction queue
QS1
0 (LOW)
0
1 (HIGH)
1
QS0
Characteristics
0
No Operation
1
First Byte of Op Code from Queue
0
Empty the Queue
1
Subsequent Byte from Queue
The following pin function descriptions are for the M80C86 in minimum mode (i e MN MX eVCC ) Only the
pin functions which are unique to minimum mode are described all other pin functions are described above
M IO
WR
INTA
ALE
DT R
28
O STATUS LINE logically equivalent to S2 in the maximum mode It
is used to distinguish a memory access from an I O access M IO
becomes valid in the T4 preceding a bus cycle and remains valid
until the final T4 of the cycle (MeHIGH IOeLOW) M IO floats to
3-state OFF(1) in local bus ‘‘hold acknowledge ’’
29
O WRITE indicates that the processor is performing a write memory
or write I O cycle depending on the state of the M IO signal WR is
active for T2 T3 and TW of any write cycle It is active LOW and
floats to 3-state OFF(1) in local bus ‘‘hold acknowledge ’’
24
O INTA is used as a read strobe for interrupt acknowledge cycles It is
active LOW during T2 T3 and TW of each interrupt acknowledge
cycle
25
O ADDRESS LATCH ENABLE provided by the processor to latch
the address into an address latch It is a HIGH pulse active during
T1 of any bus cycle Note that ALE is never floated
27
O DATA TRANSMIT RECEIVE needed in minimum system that
desires to use a data bus transceiver It is used to control the
direction of data flow through the transceiver Logically DT R is
equivalent to S1 in the maximum mode and its timing is the same
as for M IO (TeHIGH ReLOW ) This signal floats to 3-state
OFF(1) in local bus ‘‘hold acknowledge ’’
5

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]