DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

1418CG Просмотр технического описания (PDF) - Linear Technology

Номер в каталоге
Компоненты Описание
производитель
1418CG Datasheet PDF : 30 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LTC1418
PIN FUNCTIONS
AIN+ (Pin 1): Positive Analog Input.
AIN– (Pin 2): Negative Analog Input.
VREF (Pin 3): 2.50V Reference Output. Bypass to AGND
with 1µF.
REFCOMP (Pin 4): 4.096V Reference Bypass Pin. Bypass
to AGND with 10µF tantalum in parallel with 0.1µF ceramic.
AGND (Pin 5): Analog Ground.
D13 to D6 (Pins 6 to 13): Three-State Data Outputs (Paral-
lel). D13 is the most significant bit.
DGND (Pin 14): Digital Ground for Internal Logic. Tie to
AGND.
D5 (Pin 15): Three-State Data Output (Parallel).
D4 (EXTCLKIN) (Pin 16): Three-State Data Output (Par-
allel). Conversion clock input (serial) when Pin 20 (EXT/
INT) is tied high.
D3 (SCLK) (Pin 17): Three-State Data Output (Parallel).
Data clock input (serial).
D2 (CLKOUT) (Pin 18): Three-State Data Output (Parallel).
Conversion clock output (serial).
D1 (DOUT) (Pin 19): Three-State Data Output (Parallel).
Serial data output (serial).
D0 (EXT/INT) (Pin 20): Three-State Data Output (Parallel).
Conversion clock selector (serial). An input low enables
the internal conversion clock. An input high indicates
an external conversion clock will be assigned to Pin 16
(EXTCLKIN).
SER/PAR (Pin 21): Data Output Mode.
SHDN (Pin 22): Power Shutdown Input. Low selects
shutdown. Shutdown mode selected by CS. CS = 0 for
nap mode and CS = 1 for sleep mode.
RD (Pin 23): Read Input. This enables the output drivers
when CS is low.
CONVST (Pin 24): Conversion Start Signal. This active low
signal starts a conversion on its falling edge.
CS (Pin 25): Chip Select. This input must be low for the
ADC to recognize the CONVST and RD inputs. CS also
sets the shutdown mode when SHDN goes low. CS and
SHDN low select the quick wake-up nap mode. CS high
and SHDN low select sleep mode.
BUSY (Pin 26): The BUSY Output Shows the Converter
Status. It is low when a conversion is in progress.
VSS (Pin 27): Negative Supply, –5V for Bipolar Operation.
Bypass to AGND with 10µF tantalum in parallel with 0.1µF
ceramic. Analog ground for unipolar operation.
VDD (Pin 28): 5V Positive Supply. Bypass to AGND with
10µF tantalum in parallel with 0.1µF ceramic.
TEST CIRCUITS
Load Circuits for Access Timing
5V
1k
DBN
DBN
1k
CL
CL
DGND
A) HI-Z TO VOH AND VOL TO VOH
DGND
B) HI-Z TO VOL AND VOH TO VOL
1418 TC01
Load Circuits for Output Float Delay
DBN
1k
5V
1k
DBN
30pF
30pF
A) VOH TO HI-Z
B) VOL TO HI-Z
1418 TC02
1418fa
8
For more information www.linear.com/LTC1418

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]