DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

LH28F400SU-NC Просмотр технического описания (PDF) - Sharp Electronics

Номер в каталоге
Компоненты Описание
производитель
LH28F400SU-NC
Sharp
Sharp Electronics Sharp
LH28F400SU-NC Datasheet PDF : 35 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
LH28F400SU-NC
4M (512K × 8, 256K × 16) Flash Memory
The LH28F400SU-NC contains a Compatible
Status Register (CSR) which is 100% compatible with
the LH28F008SA Flash memory’s Status Register.This
register, when used alone, provides a straightforward
upgrade capability to the LH28F004SUT-NC from a
LH28F008SA-based design.
The LH28F400SU-NC incorporates an open drain
RY »/BY » output pin. This feature allows the user to OR-
tie many RY/» BY» pins together in a multiple memory con-
figuration such as a Resident Flash Array.
The LH28F400SU-NC is specified for a maximum
access time of 60 ns (tACC) at 5 V operation (4.75 to
5.25 V), and 70 ns (tACC) at 5 V operation (4.5 to 5.5 V)
over the commercial temperature range (0 to +70°C).
The LH28F400SU-NC incorporates an Automatic
Power Saving (APS) feature which substantially reduces
the active current when the device is in static mode of
operation (addresses not switching).
In APS mode, the typical ICC Current is 2 mA at 5 V.
A Deep Power-Down mode of operation is invoked
when the RP » (called PWD on the LH28F008SA) pin
transitions low, any current operation is aborted and the
device is put into the deep power down mode. This mode
brings the device power consumption to less than 5 µA
and provides additional write protection by acting as a
device reset pin during power transitions. When the
power is turned on, RP » pin is turned to low in order to
return the device to default configuration. When the
power transition is occured, or at the power on/off RP »
pin is required to stay low in order to protect data from
noise. A recovery time of 480 ns is required from RP»
switching high until outputs are again valid. In the Deep
Power-Down State, the WSM is reset (any current
operation will abort) and the CSR register is cleared.
A CMOS Standby mode of operation is enabled when
CE » transitions high and RP » stays high with all input
control pins at CMOS levels. In this mode, the device
draws an ICC standby current of 10 µA.
MEMORY MAP
7FFFFH
7C000H
7BFFFH
78000H
77FFFH
74000H
73FFFH
70000H
6FFFFH
6C000H
6BFFFH
68000H
67FFFH
64000H
63FFFH
60000H
5FFFFH
5C000H
5BFFFH
58000H
57FFFH
54000H
53FFFH
50000H
4FFFFH
4C000H
4BFFFH
48000H
47FFFH
44000H
43FFFH
40000H
3FFFFH
3C000H
3BFFFH
38000H
37FFFH
34000H
33FFFH
30000H
2FFFFH
2C000H
2BFFFH
28000H
27FFFH
24000H
23FFFH
20000H
1FFFFH
1C000H
1BFFFH
18000H
17FFFH
14000H
13FFFH
10000H
0FFFFH
0C000H
0BFFFH
08000H
07FFFH
04000H
03FFFH
00000H
16KB BLOCK
31
16KB BLOCK
30
16KB BLOCK
29
16KB BLOCK
28
16KB BLOCK
27
16KB BLOCK
26
16KB BLOCK
25
16KB BLOCK
24
16KB BLOCK
23
16KB BLOCK
22
16KB BLOCK
21
16KB BLOCK
20
16KB BLOCK
19
16KB BLOCK
18
16KB BLOCK
17
16KB BLOCK
16
16KB BLOCK
15
16KB BLOCK
14
16KB BLOCK
13
16KB BLOCK
12
16KB BLOCK
11
16KB BLOCK
10
16KB BLOCK
9
16KB BLOCK
8
16KB BLOCK
7
16KB BLOCK
6
16KB BLOCK
5
16KB BLOCK
4
16KB BLOCK
3
16KB BLOCK
2
16KB BLOCK
1
16KB BLOCK
0
NOTE:
In Byte-wide (x8) mode A1 is the lowest order address.
In Word-wide (x16) mode A1 don't care, address values
are ignored A1.
28F400SUT-NC60-3
Figure 5. Memory Map
6

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]