DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

HI-8483 Просмотр технического описания (PDF) - Holt Integrated Circuits

Номер в каталоге
Компоненты Описание
производитель
HI-8483
HOLTIC
Holt Integrated Circuits HOLTIC
HI-8483 Datasheet PDF : 11 Pages
1 2 3 4 5 6 7 8 9 10
HI-8483
FUNCTIONAL DESCRIPTION
The HI-8483 contains two independent ARINC 429 receive
channels, which take differently encoded ARINC level data
and convert it to serial TTL level data. The HI-8483 provides
two complete analog line receivers and no external
components are required.
Input level-shifting resistor networks allow ARINC input
voltage transients up to +/- 200V without damage to the HI-
8483.
Each channel is identical, featuring symmetrical delays for
better high-speed performance. Input common mode
rejection is excellent and threshold voltage is stable,
independent of supply voltage. Data outputs are TTL and
CMOS compatible.
Two TTL compatible test inputs (TESTA and TESTB) used
to simultaneously test both ARINC channels are available.
They can be used to override the ARINC input data and set
the channel outputs to a known state.
The HI-8483 contains two discrete ARINC 429 receiver
channels. Each channel contains three main sections: a
resistor input network, a window comparator, and a logic
output buffer stage. The first stage provides over-voltage
protection and biases the signal using voltage dividers,
providing excellent input common mode rejection. The
TESTA and TESTB inputs are provided to set the outputs to
a predetermined state for built-in channel test capability. If
the test inputs are not used they should be grounded.
The window comparator section detects data from the input
resistor network. An ARINC “high” state generates a logic
“1” at OUTA and an ARINC “low” state generates a logic “1”
at OUTB. An ARINC “null” state at the inputs forces both
outputs to logic “0”. Threshold and hysteresis voltages are
generated by an on-chip voltage reference to maintain
stable switching characteristics over temperature and
supply voltage variations.
The output stage generates a TTL compatible logic output
capable of driving 3 mA of load.
ARINC LEVELS
The ARINC 429 specification requires the following
detection levels:
STATE
ONE
NULL
ZERO
DIFFERENTIAL VOLTAGE
+6.5V to +13V
+2.5V to -2.5V
-6.5V to -13V
The HI-8483 guarantees recognition of these levels with a
common mode voltage with respect to GND less than
±13V for the worst case condition.
NOISE
The input hysteresis is set to reject voltage level transi-
tions in the undefined region between the maximum
ZERO level and the minimum NULL level and the unde-
fined region between the maximum NULL level and the
minimum ONE level. Therefore, once a valid input
differential voltage threshold is detected, the outputs will
remain at a valid logic state until a new valid input voltage
is detected.
The noise filter capacitors are optional and are added to
provide extra noise immunity by limiting the bandwidth of
the input signal before it reaches the window comparator
stage. Two capacitors are required for each channel and
they must be of the same value. The suggested capacitor
value for 100KHz operation is 39 pF. For lower data rates,
larger values of capacitance may be used to yield better
noise performance. To get optimum performance, the
following equation can be used to calculate capacitor
value for a specific data rate:
CFILTER = 3.95 x 106
F0
Where:
CFILTER is the capacitor value in pF
F0 is the input frequency 10 KHz <= F0 <= 150 KHz
HOLT INTEGRATED CIRCUITS
3

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]