DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

GS9020A Просмотр технического описания (PDF) - Gennum -> Semtech

Номер в каталоге
Компоненты Описание
производитель
GS9020A Datasheet PDF : 31 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
PIN DESCRIPTIONS
NUMBER
SYMBOL
27
A/D
28
CS
31
32 - 35
36 - 40
41, 42
43
RESET
STD[3:0]
FL[4:0]
S[1:0]
F_R/W
44
INTERRUPT
45
FLYWDIS
46
NO_EDH
47
FIFO_RESET
48
52-60,49
61
62
63 - 65
66
PCLKOUT
DOUT[9:0]
V
H
F[2:0]
FLAG_MAP
70, 71
73
SDO/SDO
VBLANKS/L
74
BYPASS_EDH
75
SDOMODE
76
BLANK_EN
77
ANC_CHKSM
TYPE
DESCRIPTION
I
Parallel port address/data bus control. When HIGH, the parallel port is used for address input.
When LOW, the parallel port is used for data input or output. In I²C mode, this pin must be set
LOW.
I
Parallel port chip select. When CS is LOW and R/W is HIGH, the GS9020A drives the address/
data bus. When CS is LOW and R/W is LOW, the user should drive the address/data bus.
When CS is HIGH, the address/data bus is in a high impedance state (Hi - Z). In I²C mode, this
pin must be set HIGH.
I
Reset. When LOW, the internal control circuitry is reset.
O Video standards indication as described in section 1.4
I/O EDH flag data port to allow access to the EDH flags.
I/O Control bits which select whether FF, AP, or ANC EDH flags are active on the EDH flag data
port (FL[4:0]). In FLAG_MAP mode, the S[1:0] pins become outputs (see device description).
I
Flag port read/write control. When HIGH, FL[4:0] are configured as outputs allowing EDH flags
to be read from the device. When LOW, FL[4:0] are configured as inputs allowing EDH flags to
be overwritten in the outgoing EDH packet. In FLAG_MAP mode this pin must be set HIGH.
O Interrupt output. This output goes low when EDH errors occur. This pin is an open drain output
and requires an external pullup resistor. If this output is not used, a pullup resistor is not
required.
I
Flywheel disable. When HIGH, the internal flywheel is disabled. When LOW, the internal
flywheel is enabled.
O No EDH present indication. When HIGH, indicates EDH packets are not present in the
incoming data stream.
O FIFO Reset output. Asserted LOW during the TRSID word for composite standards and the
EAV or SAV word for component standards.
O Parallel clock output.
O Parallel digital video data outputs.
O Vertical sync indication.
O Horizontal sync indication.
O Field indication. F2 is the MSB.
I
FLAG_MAP mode enable. When HIGH, FLAG_MAP mode is enabled.
When LOW, FLAG_MAP mode is disabled.
O Differential serial data outputs.
I
Vertical blanking interval control. For NTSC signals, when VBLANKS/L is set LOW the 19 line
blanking interval is selected and when set HIGH the 9 line blanking interval is selected. For
PAL D2 signals, when VBLANKS/L is set LOW the 17 line blanking interval is selected and
when set HIGH the 7 line blanking interval is selected. For PAL component signals VBLANKS/L
should be set LOW.
I
Bypass EDH control. When HIGH, the device allows the EDH packet to pass through
unaltered.
I
Serial data output control. When LOW, the serial data output is re-serialized processed data.
When HIGH, the serial data output is the looped through serial input. After changing
SDOMODE, the GS9020A must be reset for proper operation.
I
Blanking enable. When LOW, incoming data words are set to appropriate blanking levels.
I
Ancillary checksum updating enable. When HIGH, ancillary checksum updating is enabled.
19922 - 3
6 of 31

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]