DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AT90S1200 Просмотр технического описания (PDF) - Atmel Corporation

Номер в каталоге
Компоненты Описание
производитель
AT90S1200 Datasheet PDF : 71 Pages
First Prev 11 12 13 14 15 16 17 18 19 20 Next Last
Bit 6 INT0: External Interrupt Request 0 Enable
When the INT0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one),
the external pin interrupt is enabled. The Interrupt Sense Control0 bit 1/0 (ISC01 and
ISC00) in the MCU general Control Register (MCUCR) defines whether the external
interrupt is activated on rising or falling edge of the INT0 pin or low level sensed. INT0
can be activated even if the pin is configured as an output. See also page 17.
Bits 5..0 Res: Reserved Bits
These bits are reserved bits in the AT90S1200 and always read as zero.
Timer/Counter Interrupt Mask
Register TIMSK
Bit
7
$39
-
Read/Write
R
Initial Value
0
6
5
4
3
-
-
-
-
R
R
R
R
0
0
0
0
2
1
0
-
TOIE0
-
TIMSK
R
R/W
R
0
0
0
Bits 7..2 Res: Reserved Bits
These bits are reserved bits in the AT90S1200 and always read as zero.
Bit 1 TOIE0: Timer/Counter0 Overflow Interrupt Enable
When the TOIE0 bit is set (one) and the I-bit in the Status Register is set (one), the
Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt (at vector
$002) is executed if an overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set
in the Timer/Counter Interrupt Flag Register (TIFR).
Bit 0 Res: Reserved Bit
This bit is a reserved bit in the AT90S1200 and always reads as zero.
Timer/Counter Interrupt FLAG
Register TIFR
Bit
7
6
$38
-
-
Read/Write
R
R
Initial Value
0
0
5
4
3
2
1
0
-
-
-
-
TOV0
-
TIFR
R
R
R
R
R/W
R
0
0
0
0
0
0
Bits 7..2 Res: Reserved Bits
These bits are reserved bits in the AT90S1200 and always read as zero.
Bit 1 TOV0: Timer/Counter0 Overflow Flag
The bit TOV0 is set (one) when an overflow occurs in Timer/Counter0. TOV0 is cleared
by hardware when executing the corresponding interrupt handling vector. Alternatively,
TOV0 is cleared by writing a logic one to the flag. When the SREG I-bit, and TOIE0
(Timer/Counter0 Overflow Interrupt Enable), and TOV0 are set (one), the
Timer/Counter0 Overflow interrupt is executed.
Bit 0 Res: Reserved Bit
This bit is a reserved bit in the AT90S1200 and always reads as zero.
16 AT90S1200
0838HAVR03/02

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]