DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

AT25F512A Просмотр технического описания (PDF) - Atmel Corporation

Номер в каталоге
Компоненты Описание
производитель
AT25F512A Datasheet PDF : 19 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
Functional
Description
AT25F512A
The AT25F512A is designed to interface directly with the synchronous serial peripheral
interface (SPI) of the 6800 type series of microcontrollers.
The AT25F512A utilizes an 8-bit instruction register. The list of instructions and their
operation codes are contained in Table 5. All instructions, addresses, and data are
transferred with the MSB first and start with a high-to-low transition.
Write is defined as program and/or erase in this specification. The commands Program,
Sector Erase, Chip Erase, and WRSR are write instructions for AT25F512A.
Table 5. Instruction Set for the AT25F512A
Instruction Name
Instruction
Format
WREN
0000 X110
WRDI
0000 X100
RDSR
0000 X101
WRSR
0000 X001
READ
0000 X011
PROGRAM
0000 X010
SECTOR ERASE
0101 X010
CHIP ERASE
0110 X010
RDID
0001 X101
Operation
Set Write Enable Latch
Reset Write Enable Latch
Read Status Register
Write Status Register
Read Data from Memory Array
Program Data into Memory Array
Erase One Sector in Memory Array
Erase All Sectors in Memory Array
Read Manufacturer and Product ID
WRITE ENABLE (WREN): The device will power up in the write disable state when VCC
is applied. All write instructions must therefore be preceded by the WREN instruction.
WRITE DISABLE (WRDI): To protect the device against inadvertent writes, the WRDI
instruction disables all write commands. The WRDI instruction is independent of the sta-
tus of the WP pin.
READ STATUS REGISTER (RDSR): The RDSR instruction provides access to the sta-
tus register. The Ready/Busy and write enable status of the device can be determined
by the RDSR instruction. Similarly, the block write protection bits indicate the extent of
protection employed. These bits are set by using the WRSR instruction. During internal
write cycles, all other commands will be ignored except the RDSR instruction.
Table 6. Status Register Format
Bit 7
Bit 6
Bit 5
WPEN
X
X
Bit 4
X
Bit 3
X
Bit 2
BP0
Bit 1
WEN
Bit 0
RDY
7
3345F–FLASH–11/06

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]