DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

CY7C1316KV18 Просмотр технического описания (PDF) - Cypress Semiconductor

Номер в каталоге
Компоненты Описание
производитель
CY7C1316KV18
Cypress
Cypress Semiconductor Cypress
CY7C1316KV18 Datasheet PDF : 32 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
CY7C1316KV18, CY7C1916KV18
CY7C1318KV18, CY7C1320KV18
Pin Definitions (continued)
Pin Name
I/O
Pin Description
CQ
Output clock CQ Referenced with Respect to C. This is a free running clock and is synchronized to the input clock for
output data (C) of the DDR II. In the single clock mode, CQ is generated with respect to K. The timing for
the echo clocks is shown in the AC Timing table.
CQ
Output clock CQ Referenced with Respect to C. This is a free running clock and is synchronized to the input clock for
output data (C) of the DDR II. In the single clock mode, CQ is generated with respect to K. The timing for
the echo clocks is shown in the AC Timing table.
ZQ
Input
Output Impedance Matching Input. This input is used to tune the device outputs to the system data bus
impedance. CQ, CQ, and Q[x:0] output impedance are set to 0.2 × RQ, where RQ is a resistor connected
between ZQ and ground. Alternatively, this pin can be connected directly to VDDQ, which enables the
minimum impedance mode. This pin cannot be connected directly to GND or left unconnected.
DOFF
Input
PLL Turn Off Active LOW. Connecting this pin to ground turns off the PLL inside the device. The timing
in the PLL turned off operation differs from those listed in this data sheet. For normal operation, this pin
is connected to a pull up through a 10 Kor less pull up resistor. The device behaves in DDR-I mode
when the PLL is turned off. In this mode, the device can be operated at a frequency of up to 167 MHz
with DDR-I timing.
TDO
Output TDO for JTAG.
TCK
Input
TCK Pin for JTAG.
TDI
Input
TDI Pin for JTAG.
TMS
Input
TMS Pin for JTAG.
NC
N/A
Not Connected to the Die. Can be tied to any voltage level.
NC/36M
Input
Not Connected to the Die. Can be tied to any voltage level.
NC/72M
Input
Not Connected to the Die. Can be tied to any voltage level.
NC/144M
Input
Not Connected to the Die. Can be tied to any voltage level.
NC/288M
Input
Not Connected to the Die. Can be tied to any voltage level.
VREF
Input- Reference Voltage Input. Static input used to set the reference level for HSTL inputs, outputs, and AC
reference measurement points.
VDD
VSS
VDDQ
Power supply Power supply inputs to the core of the device.
Ground Ground for the device.
Power supply Power supply inputs for the outputs of the device.
Document Number: 001-58905 Rev. *C
Page 8 of 32
[+] Feedback

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]