DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

DM9102AE Просмотр технического описания (PDF) - Davicom Semiconductor, Inc.

Номер в каталоге
Компоненты Описание
производитель
DM9102AE
Davicom
Davicom Semiconductor, Inc. Davicom
DM9102AE Datasheet PDF : 71 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
DM9102A
Single Chip Fast Ethernet NIC Controller
Table of Contents
1. General Description .............................................................1
2. Block Diagram......................................................................3
3. Features ................................................................................4
4 Pin Configuration: DM9102A 128pin QFP.........................5
4.1 Pin Configuration: DM9102A 128pin LQFP ...................6
5. Pin Description...................................................................7
5.1 PCI Bus Interface Signals.................................................7
5.2 Boot ROM and EEPROM Interfaces ..............................8
5.3 LED Pins.......................................................................... 10
5.4 Network Interface............................................................ 10
5.5 Miscellaneous Pins......................................................... 10
5.6 Power Pins....................................................................... 11
5.7 Note: LED Mode ............................................................. 11
5.8 Note: Strap Pins.............................................................. 12
6. Register Definition........................................................... 13
6.1 PCI Configuration Registers.......................................... 13
6.1.1 Identification ID............................................................. 14
6.1.2 Command & Status..................................................... 14
6.1.3 Revision ID ................................................................... 16
6.1.4 Miscellaneous Function .............................................. 17
6.1.5 I/O Base Address ........................................................ 17
6.1.6 Memory Mapped Base Address................................ 18
6.1.7 Subsystem Identification............................................. 18
6.1.8 Expansion ROM Base Address................................. 19
6.1.9 Capabilities Pointer...................................................... 19
6.1.10 Interrupt & Latency Configuration............................ 20
6.1.11 Device Specific Configuration Register................... 20
6.1.12 Power Management Register.................................. 21
6.1.13 Power Management Control/Status........................ 22
6.2 Control and Status Register (CR) ................................. 23
6.2.1 System Control Register (CR0) ................................. 24
6.2.2 Transmit Descriptor Poll Demand (CR1).................. 24
6.2.3 Receive Descriptor Poll Demand (CR2)................... 24
6.2.4 Receive Descriptor Base Address (CR3)................. 25
6.2.5 Transmit Descriptor Base Address (CR4)................ 25
6.2.6 Network Status Report Register (CR5)..................... 25
6.2.7 Network Operation Register (CR6) ........................... 27
6.2.8 Interrupt Mask Register (CR7)................................... 29
6.2.9 Statistical Counter Register (CR8)............................. 30
6.2.10 Management Access Register (CR9)..................... 31
6.2.11 PHY Status Register (CR12) ................................... 32
2
6.2.12 Sample Frame Access Register (CR13)................ 32
6.2.13 Sample Frame Data Register (CR14).................... 33
6.2.14 Watchdog and Jabber Timer Register (CR15)...... 33
6.3 PHY Management Register Set................................... 34
6.3.1 Basic Mode Control Register (BMCR)
- Register 0............................................................................. 35
6.3.2 Basic Mode Status Register (BMSR)
- Register 1............................................................................. 36
6.3.3 PHY Identifier Register #1 (PHYIDR1)
- Register 2............................................................................. 37
6.3.4 PHY Identifier Register #2 (PHYIDR2)
- Register 3............................................................................. 37
6.3.5 Auto-negotiation Advertisement Register (ANAR)
- Register 4............................................................................. 37
6.3.6 Auto-negotiation Link Partner Ability Register
(ANLPAR) - Register 5................................................... 38
6.3.7 Auto-negotiation Expansion Register (ANER)
- Register 6............................................................................. 39
6.3.8 DAVICOM Specified Configuration Register (DSCR)
- Register 10H........................................................................ 39
6.3.9 DAVICOM Specified Configuration and Status
Register (DSCSR) - Register 11H ...................................... 40
6.3.10 10Base-T Configuration/Status (10BTSCRCSR)
- Register 12H........................................................................ 41
7. Functional Description...................................................... 42
7.1 System Buffer Management ......................................... 42
7.1.1 Overview....................................................................... 42
7.1.2 Data Structure and Descriptor List............................. 42
Figure 7-1…………………………………………….42
7.1.3 Buffer Management: Chain Structure Method......... 42
7.1.4 Descriptor List: Buffer Descriptor Format.................. 42
7.2 Initialization Procedure ................................................... 47
7.2.1 Data Buffer Processing Algorithm ............................. 47
7.2.2 Receive Data Buffer Processing................................ 47
Figure 7-2…………………………………………….47
7.2.3 Transmit Data Buffer Processing............................... 48
Figure 7-3…………………………………………….48
7.3 Network Function............................................................ 49
7.3.1 Overview....................................................................... 49
7.3.2 Receive Process and State Machine........................ 49
7.3.3 Transmit Process and State Machine....................... 49
7.3.4 Physical Layer Overview ............................................ 49
7.4 Serial Management Interface........................................ 50
Final
Version: DM9102A-DS-F07
April 12, 2002

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]