DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

FS6158-01 Просмотр технического описания (PDF) - AMI Semiconductor

Номер в каталоге
Компоненты Описание
производитель
FS6158-01 Datasheet PDF : 14 Pages
1 2 3 4 5 6 7 8 9 10 Next Last
FS6158-01
Two-Way/Four Way Motherboard Clock Generator/Buffer IC
4.0 Power Management
The PWR_DWN# signal is an asynchronous, active-low
LVTTL input that places the device in a low power inac-
tive state without removing power from the device. All
internal clocks are turned off, and all clock outputs are
held low.
Since PWR_DWN# is asynchronous, the signal is syn-
chronized internally to each individual clock. As shown in
Figure 3, a falling-rising-falling edge sequence on any
individual clock output is required before that clock output
is disabled low. This edge sequence ensures that one
complete clock cycle will occur before the clock stops.
Table 9: Latency Table
SIGNAL
SIGNAL
STATE
LATENCY
MIN.
MAX.
PWR_
DWN#
0
Power
OFF
1
Power
ON
Output:
Device:
2 clocks
2× 14REF
clocks
3ms
3 clocks
3× 14REF
clocks
Upon the release of PWR_DWN# (power-up), external
circuitry should allow a minimum of 3ms for the PLL to
lock before enabling any clocks.
Figure 3: PWR_DWN# Timing
Any Clock
(internal)
PWR_DWN#
Any Clock
(output)
After 14REF
output shuts off...
3ms until clock is valid
VCO
Crystal
Oscillator
Shaded regions in the Crystal Oscillator and VCO waveforms indicate that the clock is valid and the Crystal Oscillator and VCO are active.
5.0 Dual Function I/O Pins
Figure 4: I/O Pin Programming
Several pins on this device serve as dual function in-
put/output pins. During the initial application of VDD to
the device, this type of pin functions as an input pin.
Upon completion of power-up, the logic state present on
the pin is latched internally, and the pin is converted to an
output driver.
An external 10kpull-down resistor to ground is required
for a logic low and a 10kpull-up resistor to the clock
output VDD is required for a logic high. The 10kresistor
presents an insignificant load to the output driver that
should not affect the output clock.
Termination
Resistor
Clock Trace
10k
Programming
Resistor
Ground or
Power Via
Note that the latching of the logic state occurs only on the
application of the chip supply voltage (VDD). The logic
state on the pin is not latched if the PWR_DWN# signal is
used to power-down the device with VDD still applied.
ISO9001
5
Device Solder
Pads
2.26.02

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]