DatasheetQ Logo
Electronic component search and free download site. Transistors,MosFET ,Diode,Integrated circuits

FAN3225 Просмотр технического описания (PDF) - Fairchild Semiconductor

Номер в каталоге
Компоненты Описание
производитель
FAN3225
Fairchild
Fairchild Semiconductor Fairchild
FAN3225 Datasheet PDF : 27 Pages
First Prev 21 22 23 24 25 26 27
Truth Table of Logic Operation
The FAN3225 truth table indicates the operational states
using the dual-input configuration. In a non-inverting
driver configuration, the IN- pin should be a logic LOW
signal. If the IN- pin is connected to logic HIGH, a disable
function is realized, and the driver output remains LOW
regardless of the state of the IN+ pin.
IN+
IN-
OUT
0
0
0
0
1
0
1
0
1
1
1
0
In the non-inverting driver configuration in Figure 50, the
IN- pin is tied to ground and the input signal (PWM) is
applied to IN+ pin. The IN- pin can be connected to logic
HIGH to disable the driver and the output remains LOW,
regardless of the state of the IN+ pin.
Operational Waveforms
At power-up, the driver output remains LOW until the
VDD voltage reaches the turn-on threshold. The
magnitude of the OUT pulses rises with VDD until
steady-state VDD is reached. The non-inverting
operation illustrated in Figure 52 shows that the output
remains LOW until the UVLO threshold is reached, then
the output is in-phase with the input.
Figure 50. Dual-Input Driver Enabled,
Non-Inverting Configuration
In the inverting driver application in Figure 51, the IN+
pin is tied HIGH. Pulling the IN+ pin to GND forces the
output LOW, regardless of the state of the IN- pin.
Figure 52. Non-Inverting Startup Waveforms
For the inverting configuration of Figure 51, startup
waveforms are shown in Figure 53. With IN+ tied to
VDD and the input signal applied to IN–, the OUT
pulses are inverted with respect to the input. At power-
up, the inverted output remains LOW until the VDD
voltage reaches the turn-on threshold, then it follows the
input with inverted phase.
Figure 51. Dual-Input Driver Enabled,
Inverting Configuration
© 2007 Fairchild Semiconductor Corporation
FAN3223 / FAN3224 / FAN3225 • Rev. 1.1.4
Figure 53. Inverting Startup Waveforms
www.fairchildsemi.com
21

Share Link: 

datasheetq.com  [ Privacy Policy ]Request Datasheet ] [ Contact Us ]